EasyManua.ls Logo

Renesas RX Series

Renesas RX Series
1823 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
R01UH0823EJ0100 Rev.1.00 Page 485 of 1823
Jul 31, 2019
RX23W Group 23. Multi-Function Timer Pulse Unit 2 (MTU2a)
x: Don't care
Note 1. When the MTU3.TMDR.BFB bit is set to 1 and the MTU3.TGRD register is used as a buffer register, this setting is invalid and
input capture/output compare is not generated.
x: Don't care
Table 23.15 TIORL (MTU3)
Bit 7 Bit 6 Bit 5 Bit 4 Description
IOD[3] IOD[2] IOD[1] IOD[0] MTU3.TGRD Function MTIOC3D Pin Function
0 0 0 0 Output compare register*
1
Output prohibited
0 0 0 1 Initial output is low.
Low output at compare match.
0 0 1 0 Initial output is low.
High output at compare match.
0 0 1 1 Initial output is low.
Toggle output at compare match.
0 1 0 0 Output prohibited
0 1 0 1 Initial output is high.
Low output at compare match.
0 1 1 0 Initial output is high.
High output at compare match.
0 1 1 1 Initial output is high.
Toggle output at compare match.
1 x 0 0 Input capture register*
1
Input capture at rising edge.
1 x 0 1 Input capture at falling edge.
1 x 1 x Input capture at both edges.
Table 23.16 TIORH (MTU4)
Bit 7 Bit 6 Bit 5 Bit 4 Description
IOB[3] IOB[2] IOB[1] IOB[0] MTU4.TGRB Function MTIOC4B Pin Function
0 0 0 0 Output compare register Output prohibited
0 0 0 1 Initial output is low.
Low output at compare match.
0 0 1 0 Initial output is low.
High output at compare match.
0 0 1 1 Initial output is low.
Toggle output at compare match.
0 1 0 0 Output prohibited
0 1 0 1 Initial output is high.
Low output at compare match.
0 1 1 0 Initial output is high.
High output at compare match.
0 1 1 1 Initial output is high.
Toggle output at compare match.
1 x 0 0 Input capture register Input capture at rising edge.
1 x 0 1 Input capture at falling edge.
1 x 1 x Input capture at both edges.

Table of Contents

Related product manuals