PRCM Registers
www.ti.com
532
SWRU543–January 2019
Submit Documentation Feedback
Copyright © 2019, Texas Instruments Incorporated
Power, Reset, and Clock Management
15.6.2 CAMCLKEN Register (offset = 4h) [reset = 0h]
CAMCLKEN is shown in Figure 15-5 and described in Table 15-5.
Figure 15-5. CAMCLKEN Register
31 30 29 28 27 26 25 24
RESERVED
R-0h
23 22 21 20 19 18 17 16
NU1 DSLPCLKEN
R-0h R-0h
15 14 13 12 11 10 9 8
NU2 SLPCLKEN
R-0h R/W-0h
7 6 5 4 3 2 1 0
NU3 RUNCLKEN
R-0h R/W-0h
Table 15-5. CAMCLKEN Register Field Descriptions
Bit Field Type Reset Description
31-24 RESERVED R 0h
23-17 NU1 R 0h
16 DSLPCLKEN R 0h
CAMERA_DSLP_CLK_ENABLE
0h = Disable camera clock during deep-sleep mode
15-9 NU2 R 0h
8 SLPCLKEN R/W 0h
CAMERA_SLP_CLK_ENABLE
0h = Disable camera clock during sleep mode
1h = Enable camera clock during sleep mode
7-1 NU3 R 0h
0 RUNCLKEN R/W 0h
CAMERA_RUN_CLK_ENABLE
0h = Disable camera clock during run mode
1h = Enable camera clock during run mode