EasyManua.ls Logo

Texas Instruments CC3235 SimpleLink Series - GPIO3 CLKEN Register

Texas Instruments CC3235 SimpleLink Series
799 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
PRCM Registers
www.ti.com
550
SWRU543January 2019
Submit Documentation Feedback
Copyright © 2019, Texas Instruments Incorporated
Power, Reset, and Clock Management
15.6.20 GPIO3CLKEN Register (offset = 68h) [reset = 0h]
GPIO3CLKEN is shown in Figure 15-23 and described in Table 15-23.
Figure 15-23. GPIO3CLKEN Register
31 30 29 28 27 26 25 24
RESERVED
R-0h
23 22 21 20 19 18 17 16
RESERVED DSLPCLKEN
R-0h R/W-0h
15 14 13 12 11 10 9 8
NU1 SLPCLKEN
R-0h R/W-0h
7 6 5 4 3 2 1 0
NU2 RUNCLKEN
R-0h R/W-0h
Table 15-23. GPIO3CLKEN Register Field Descriptions
Bit Field Type Reset Description
31-17 RESERVED R 0h
16 DSLPCLKEN R/W 0h
GPIO_D_DSLP_CLK_ENABLE
0h = Disable GPIO_D clock during deep-sleep mode
1h = Enable GPIO_D clock during deep-sleep mode
15-9 NU1 R 0h
8 SLPCLKEN R/W 0h
GPIO_D_SLP_CLK_ENABLE
0h = Disable GPIO_D clock during sleep mode
1h = Enable GPIO_D clock during sleep mode
7-1 NU2 R 0h
0 RUNCLKEN R/W 0h
GPIO_D_RUN_CLK_ENABLE
0h = Disable GPIO_D clock during run mode
1h = Enable GPIO_D clock during run mode

Table of Contents

Related product manuals