PRCM Registers
www.ti.com
558
SWRU543–January 2019
Submit Documentation Feedback
Copyright © 2019, Texas Instruments Incorporated
Power, Reset, and Clock Management
15.6.28 UART1CLKEN Register (offset = 88h) [reset = 0h]
UART1CLKEN is shown in Figure 15-31 and described in Table 15-31.
Figure 15-31. UART1CLKEN Register
31 30 29 28 27 26 25 24
RESERVED
R-0h
23 22 21 20 19 18 17 16
RESERVED DSLPCLKEN
R-0h R/W-0h
15 14 13 12 11 10 9 8
NU1 SLPCLKEN
R-0h R/W-0h
7 6 5 4 3 2 1 0
NU2 RUNCLKEN
R-0h R/W-0h
Table 15-31. UART1CLKEN Register Field Descriptions
Bit Field Type Reset Description
31-17 RESERVED R 0h
16 DSLPCLKEN R/W 0h
UART_A1_DSLP_CLK_ENABLE
0h = Disable UART_A1 clock during deep-sleep mode
1h = Enable UART_A1 clock during deep-sleep mode
15-9 NU1 R 0h
8 SLPCLKEN R/W 0h
UART_A1_SLP_CLK_ENABLE
0h = Disable UART_A1 clock during sleep mode
1h = Enable UART_A1 clock during sleep mode
7-1 NU2 R 0h
0 RUNCLKEN R/W 0h
UART_A1_RUN_CLK_ENABLE
0h = Disable UART_A1 clock during run mode
1h = Enable UART_A1 clock during run mode