EasyManua.ls Logo

Texas Instruments CC3235 SimpleLink Series - SDIOMCLKEN Register

Texas Instruments CC3235 SimpleLink Series
799 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
www.ti.com
PRCM Registers
537
SWRU543January 2019
Submit Documentation Feedback
Copyright © 2019, Texas Instruments Incorporated
Power, Reset, and Clock Management
15.6.7 SDIOMCLKEN Register (offset = 24h) [reset = 0h]
SDIOMCLKEN is shown in Figure 15-10 and described in Table 15-10.
Figure 15-10. SDIOMCLKEN Register
31 30 29 28 27 26 25 24
RESERVED
R-0h
23 22 21 20 19 18 17 16
NU1 DSLPCLKEN
R-0h R-0h
15 14 13 12 11 10 9 8
NU2 SLPCLKEN
R-0h R/W-0h
7 6 5 4 3 2 1 0
NU3 RUNCLKEN
R-0h R/W-0h
Table 15-10. SDIOMCLKEN Register Field Descriptions
Bit Field Type Reset Description
31-24 RESERVED R 0h
23-17 NU1 R 0h
16 DSLPCLKEN R 0h
MMCHS_DSLP_CLK_ENABLE
0h = Disable MMCHS clock during deep-sleep mode
15-9 NU2 R 0h
8 SLPCLKEN R/W 0h
MMCHS_SLP_CLK_ENABLE
0h = Disable MMCHS clock during sleep mode
1h = Enable MMCHS clock during sleep mode
7-1 NU3 R 0h
0 RUNCLKEN R/W 0h
MMCHS_RUN_CLK_ENABLE
0h = Disable MMCHS clock during run mode
1h = Enable MMCHS clock during run mode

Table of Contents

Related product manuals