www.ti.com
PRCM Registers
557
SWRU543–January 2019
Submit Documentation Feedback
Copyright © 2019, Texas Instruments Incorporated
Power, Reset, and Clock Management
15.6.27 UART0SWRST Register (offset = 84h) [reset = 0h]
UART0SWRST is shown in Figure 15-30 and described in Table 15-30.
Figure 15-30. UART0SWRST Register
31 30 29 28 27 26 25 24
RESERVED
R-0h
23 22 21 20 19 18 17 16
RESERVED
R-0h
15 14 13 12 11 10 9 8
RESERVED
R-0h
7 6 5 4 3 2 1 0
RESERVED ENSTS SWRST
R-0h R-0h R/W-0h
Table 15-30. UART0SWRST Register Field Descriptions
Bit Field Type Reset Description
31-2 RESERVED R 0h
1 ENSTS R 0h
UART_A0_ENABLED_STATUS
0h = UART_A0 clocks and resets are disabled
1h = UART_A0 clocks and resets are enabled
0 SWRST R/W 0h
UART_A0_SOFT_RESET
0h = Deassert reset for UART_A0
1h = Assert reset for UART_A0