Home
NXP Semiconductors
Microcontrollers
MPC5606S
Page 421
NXP Semiconductors MPC5606S - Page 421
1344 pages
Manual
To Next Page
To Next Page
To Previous Page
To Previous Page
Loading...
Display Control Unit (DCU)
MPC5606S Micr
ocontroller Re
f
erence Manual, Rev
. 7
F
reescale
Semiconductor
419
Figure
12-66. Case 10 e
xample (selected pix
els remo
ved, pixe
l alpha ignored)
Figure
12-67. Case 13 e
xample (pixel and la
yer alpha used in b
lend)
420
422
Table of Contents
Main Page
Default Chapter
3
Table of Contents
3
Introduction
43
MPC5606S Family Comparison
45
Block Diagram
47
Feature Details
50
Chapter 1
53
E200Z0H Core Processor
53
Chapter 10
55
Crossbar Switch (XBAR)
55
Chapter 15 Enhanced Direct Memory Access (Edma)
56
Chapter 21
57
Interrupt Controller (INTC)
57
System Integration Unit (SIU)
58
Sram
59
Enhanced Modular Input/Output System (Emios)
60
Chapter 5 Analog-To-Digital Converter (ADC)
61
Chapter 11 Deserial Serial Peripheral Interface (DSPI)
62
Flexcan
63
Serial Communication Interface Module (Linflex)
64
Periodic Interrupt Timer Module (PIT)
65
Real Time Counter (RTC)
66
Parallel Data Interface (PDI)
67
Liquid Crystal Display (LCD) Driver
68
Chapter 35 Stepper Motor Controller (SMC)
69
IEEE 1149.1 JTAG Controller (JTAGC)
70
How to Use the MPC5606S Documents
71
Using the MPC5606S
73
Software Design
74
Input/Output Pins
75
Chapter 2
77
Memory Map
78
Memory Map
79
Memory Map
80
Memory Map
81
Memory Map
82
Introduction
83
Chapter 3
84
Package Pinouts
84
Pad Configuration During Reset Phases
87
Pad Types
88
System Pins
89
Functional Ports
90
Signal Details
109
Register Protection
113
Modes of Operation
114
Memory Map
115
Register Description
116
Functional Description
118
Chapter 4
121
Access Errors
121
Features
122
External Signal Description
123
Memory Map
124
SWT Interrupt Register (SWT_IR)
125
SWT Timeout Register (SWT_TO)
126
SWT Window Register (SWT_WN)
127
SWT Counter Output Register (SWT_CO)
128
Functional Description
129
Overview
131
Device-Specific Implementation
132
Functional Description
133
Normal Conversion Operating Modes
134
Injected Channel Conversion
135
Abort Conversion
136
Analog Clock Generator and Conversion Timings
137
Programmable Analog Watchdog
139
DMA Functionality
140
External Decode Signals Delay
141
Register Descriptions
142
Control Logic Registers
145
Main Status Register (MSR)
147
Interrupt Registers
149
Channel Pending Registers (CEOCFR[1..2])
150
Interrupt Mask Register (IMR)
151
Channel Interrupt Mask Register (CIMR[1..2])
152
Watchdog Threshold Interrupt Status Register (WTISR)
153
Watchdog Threshold Interrupt Mask Register (WTIMR)
154
DMA Registers
155
DMA Channel Select Register (DMAR[1..2])
156
Threshold Registers
157
Threshold Register (THRHLR[0:3])
158
Conversion Timing Registers CTR[1..2]
159
Mask Registers
160
Injected Conversion Mask Registers (JCMR[1..2])
161
Delay Registers
162
Data Registers
164
Overview
167
Memory Map
168
Reset Configuration Half Word Source (RCHW)
170
Single-Chip Boot Mode
171
Chapter 6
172
Boot and Alternate Boot
172
BAM Software Flow
173
BAM Resources
174
Download and Execute the New Code
175
Download Start Address, VLE Bit and Code Size
176
Download Data
177
Boot from UART
178
Bootstrap with CAN
179
Protocol
180
Interrupts
181
Introduction
183
Chapter 23
184
Main Features
184
Chapter 7
185
CAN Sampler Sample Registers 0–11
185
Functional Description
186
Enabling/Disabling the CAN Sampler
187
Baud Rate Generation
188
Chapter 8
189
Clock Architecture
189
Auxiliary Clocks
190
Clock Gating
191
Clock Generation Module (MC_CGM)
192
Features
193
Modes of Operation
194
Register Descriptions
198
Functional Description
206
Output Clock Multiplexing
210
FXOSC External Oscillator
211
Register Description
212
Khz OSC Digital Interface
213
Register Description
214
SIRC Digital Interface
215
Register Description
216
Register Description
217
Overview
218
Memory Map
219
Modulation Register (MR)
222
Functional Description
223
Normal Mode with Frequency Modulation
224
Powerdown Mode
225
Clock Monitor Unit (CMU)
226
Block Diagram
227
Crystal Clock Monitor
228
Memory Map and Register Description
229
Control Status Register (CMU_CSR)
230
Frequency Display Register (CMU_FDR)
231
Low Frequency Reference Register FMPLL0 (CMU_LFREFR)
232
Measurement Duration Register (CMU_MDR)
233
Device-Specific Information
235
Chapter 9
236
Emios Clocking Configuration
236
Unified Channel Block
238
Introduction
239
Overview
241
External Signal Description
242
Unified Channel Memory Map
243
Register Description
244
Emios200 Global FLAG Register (EMIOSGFLAG)
245
Emios200 Output Update Disable (EMIOSOUDIS)
246
Emios200 Disable Channel (EMIOSUCDIS)
247
Emios200 UC a Register (Emiosa[N])
248
Emios200 UC B Register (Emiosb[N])
249
Emios200 UC Counter Register (Emioscnt[N])
250
Emios200 UC Status Register (Emioss[N])
255
Functional Description
256
Unified Channel (UC)
258
UC Modes of Operation
259
Input Programmable Filter (IPF)
273
Clock Prescaler (CP)
274
Effect of Freeze on the Unified Channel
275
Effect of Freeze on the GCP
276
Coherent Accesses
278
Introduction
281
Features
282
General Operation
283
Slave Ports
284
Introduction
287
Overview
288
Modes of Operation
289
Slave Mode
290
Signal Names and Descriptions
291
Memory Map and Register Description
292
Register Description
293
DSPI Transfer Count Register (Dspix_Tcr)
295
DSPI Status Register (Dspix_Sr)
301
DSPI PUSH TX FIFO Register (Dspix_Pushr)
305
DSPI POP RX FIFO Register (Dspix_Popr)
307
DSPI Receive FIFO Registers 0–4 (Dspix_Rxfrn)
308
Functional Description
309
Modes of Operation
310
Slave Mode
311
Serial Peripheral Interface (SPI) Configuration
312
SPI Master Mode
313
Receive First in First out (RX FIFO) Buffering Mechanism
314
DSPI Baud Rate and Clock Delay Generation
315
Baud Rate Generator
316
Transfer Formats
318
Classic SPI Transfer Format (CPHA = 0)
320
Classic SPI Transfer Format (CPHA = 1)
321
Modified SPI Transfer Format (MTFE = 1, CPHA = 0)
322
Modified SPI Transfer Format (MTFE = 1, CPHA = 1)
323
Continuous Selection Format
324
Clock Polarity Switching between DSPI Transfers
325
Continuous Serial Communications Clock
326
Interrupts/Dma Requests
328
Transmit FIFO Underflow Interrupt Request (TFUF)
329
Module Disable Mode
330
Baud Rate Settings
331
Delay Settings
332
Introduction
335
Overview
336
Features
337
Modes of Operation
338
Detailed Signal Descriptions
339
Memory Map and Register Definition
340
Chapter 12 Register Summary
346
Register Descriptions
355
Control Descriptor L0_2 Register
356
Control Descriptor L0_3 Register
357
Control Descriptor L0_4 Register
358
Control Descriptor L0_5 Register
360
Control Descriptor L0_6 Register
361
Control Descriptor L0_7 Register
363
Control Descriptor Cursor 2 Register (Ctrldesccursor_2)
364
Control Descriptor Cursor 3 Register (Ctrldesccursor_3)
365
DCU Mode Register (DCU_MODE)
366
BGND Register
368
DISP_SIZE Register
369
HSYN_PARA Register
370
SYN_POL Register
371
Threshold Register
372
Interrupt Status Register (INT_STATUS)
373
Interrupt Mask Register (INT_MASK)
375
COLBAR Registers
377
Divide Ratio (DIV_RATIO) Register
381
SIGN_CALC_1 Register
382
SIGN_CALC_2 Register
383
PDI Status Register
384
PDI Status Mask Register
385
Parameter Error Status (PARR_ERR) Register
386
Mask PARR_ERR Status Register
389
THRESHOLD_INP_BUF_1 Register
391
LUMA Component Register
392
Red Chroma Components
393
Blue Chroma Component Register
394
CRC_POS Register
395
Fg0_Bcolor
396
Global Protection Register
397
Soft Lock Bit Register L0
398
Soft Lock Bit Register L1
399
Soft Lock DISP_SIZE Register
401
Soft Lock HSYNC/VSYNC para Register
402
Soft Lock POL Register
403
Soft Lock L1_TRANSP Register
404
Functional Description
405
TFT LCD Panel Configuration
406
DCU Mode Selection and Background Color
408
Layer Configuration and Blending
409
Control Descriptors
412
Graphics and Data Format
413
Alpha and Chroma-Key Blending
415
16 Freescale Semiconductor
418
Transparency Mode and Blending
422
Luminance Mode
425
Hardware Cursor
426
Clut/Tile RAM
428
Gamma Correction
429
Synchronizing to Panel Frame Rate
430
Error Detection
432
Register Protection
433
List of Protected Registers
434
CRC Area Description
435
Features
437
Programming for Debug Mode
438
ITU-R BT.656 Sync Information Extraction
439
PDI Interface Description
440
PDI Interaction with Other Modules
441
Features
442
Modes of Operation Based on Sync Extraction
444
Mode of Operation Depending on Pdi_Datain
448
PDI-Related Interrupts
449
Glossary
450
Introduction
451
Modes of Operation
452
Register Descriptions
453
Functional Description
456
DMA Channels with no Triggering Capability
458
Initialization/Application Information
459
Enabling a Source Without Periodic Triggering
460
Disabling a Source
461
Overview
463
Microarchitecture Summary
464
Block Diagram
465
Chapter 14 Integer Unit Features
466
Unimplemented Sprs and Read-Only Sprs
469
Information Specific to this Device
471
Overview
472
Features
473
Memory Map/Register Definition
478
Register Descriptions
480
DMA Error Status (DMAES) Register
483
DMA Enable Request (DMAERQH, DMAERQL) Registers
485
DMA Enable Error Interrupt (DMAEEIH, DMAEEIL) Registers
486
DMA Set Enable Request (DMASERQ) Register
487
DMA Clear Enable Request (DMACERQ) Register
488
DMA Clear Enable Error Interrupt (DMACEEI) Register
489
DMA Clear Interrupt Request (DMACINT) Register
490
DMA Set START Bit (DMASSRT) Register
491
DMA Interrupt Request (DMAINTH, DMAINTL) Registers
492
DMA Error (DMAERRH, DMAERRL) Registers
493
DMA Hardware Request Status (DMAHRSH, DMAHRSL) Registers
494
DMA General Purpose Output Register (DMAGPOR) Register
495
DMA Channel N Priority (Dchprin), N = 0,..., {15,31,63} Registers
496
Transfer Control Descriptor (TCD)
497
Functional Description
507
DMA Basic Data Flow
508
DMA Performance
511
Initialization/Application Information
514
DMA Programming Errors
515
DMA Arbitration Mode Considerations
516
Fixed Group Arbitration, Round-Robin Channel Arbitration
517
Multiple Requests
518
TCD Status
520
Preemption Status
521
Dynamic Programming
522
Hardware Request Release Timing
523
Introduction
525
Register Description
526
Chapter 16
527
Processor Core Type (PCT) Register
527
Miscellaneous Wakeup Control Register (MWCR)
528
Miscellaneous Interrupt Register (MIR)
529
Miscellaneous User-Defined Control Register (MUDCR)
530
ECC Registers
531
ECC Status Register (ESR)
532
ECC Error Generation Register (EEGR)
534
Flash ECC Address Register (FEAR)
537
Flash ECC Master Number Register (FEMR)
538
Flash ECC Data Register (FEDR)
539
RAM ECC Address Register (REAR)
540
RAM ECC Master Number Register (REMR)
542
RAM ECC Data Register (REDR)
543
High-Priority Enables
544
Introduction
547
Main Features
548
Functional Description
549
Flash Module Sectorization
550
User Mode Operation
553
Reset
554
Power-Down Mode
555
Register Description
556
Module Configuration Register (MCR)
557
Low/MID Address Space Block Locking Register (LML)
562
Chapter 17
563
17.2.6.3 Non-Volatile Low/MID Address Space Block Locking Register (NVLML
563
High Address Space Block Locking Register (HBL)
565
Secondary Low/MID Address Space Block Locking Register (SLL)
566
Low/MID Address Space Block Select Register (LMS)
569
High Address Space Block Select Register (HBS)
570
Address Register (ADR)
571
Bus Interface Unit 0 Register (BIU0)
573
Bus Interface Unit 2 Register (BIU2)
574
User Test 0 Register (UT0)
575
User Test 1 Register (UT1)
577
User Test 2 Register (UT2)
578
User Multiple Input Signature Register 1 (UMISR1)
579
User Multiple Input Signature Register 2 (UMISR2)
580
User Multiple Input Signature Register 4 (UMISR4)
581
Non-Volatile Private Censorship Password 0 Register (NVPWD0)
582
Non-Volatile Private Censorship Password 1 Register (NVPWD1)
583
Non-Volatile System Censoring Information 1 Register (NVSCI1)
584
Non-Volatile User Options Register (NVUSRO)
585
Programming Considerations
586
Error Correction Code (ECC)
594
Introduction
596
Block Diagram
597
Functional Description
598
User Mode Operation
600
Power-Down Mode
601
Register Description
602
Module Configuration Register (MCR)
603
Low/MID Address Space Block Locking Register (LML)
607
17.3.6.3 Non-Volatile Low/MID Address Space Block Locking Register (NVLML
608
High Address Space Block Locking Register (HBL)
610
Secondary Low/MID Address Space Block Locking Register (SLL)
611
Low/MID Address Space Block Select Register (LMS)
614
High Address Space Block Select Register (HBS)
615
Address Register (ADR)
616
User Test 0 Register (UT0)
618
User Test 1 Register (UT1)
620
User Multiple Input Signature Register 0 (UMISR0)
621
User Multiple Input Signature Register 1 (UMISR1)
622
User Multiple Input Signature Register 3 (UMISR3)
623
User Multiple Input Signature Register 4 (UMISR4)
624
Double Word Program
625
Sector Erase
627
User Test Mode
629
Error Correction Code (ECC)
633
EEPROM Emulation
634
Chapter 26
635
Censored Mode
635
Overview
638
Modes of Operation
641
Register Descriptions
643
Functional Description
650
Access Protections
651
Read Cycles—Buffer Hit
652
Access Pipelining
653
Bank1 Temporary Holding Registers
656
Read-While-Write Functionality
657
Wait-State Emulation
658
Timing Diagrams
659
Initialization / Application Information
665
Flash Memory Setting Recommendations
666
Introduction
671
Flexcan Module Features
672
Modes of Operation
673
Signal Descriptions
674
Message Buffer Structure
676
Rx FIFO Structure
679
Register Descriptions
681
Control Register (CTRL)
685
Free Running Timer (TIMER)
688
Rx Global Mask (RXGMASK)
689
Rx 14 Mask (RX14MASK)
690
Error and Status Register (ESR)
692
Interrupt Mask Register High (IMRH)
694
Interrupt Mask Register Low (IMRL)
695
Interrupt Flag Register High (IFRH)
696
Rx Individual Mask Registers (RXIMR0–RXIMR63)
698
Functional Description
699
Transmit Process
700
Receive Process
701
Matching Process
702
Data Coherence
704
Message Buffer Deactivation
705
Rx FIFO
706
CAN Protocol Related Features
707
Overload Frames
708
Arbitration and Matching Timing
711
Modes of Operation: Details
712
Interrupts
713
Initialization/Application Information
714
Flexcan Addressing and RAM Size Configurations
715
Introduction
717
Features
718
Chapter 19 Bypass Mode
719
External Signal Description
720
Instruction Register
721
Boundary Scan Register
722
TAP Controller State Machine
723
Selecting an IEEE 1149.1-2001 Register
725
BYPASS Instruction
726
IDCODE Instruction
727
E200Z0 Once Controller
728
E200Z0 Once Controller Register Description
729
Initialization/Application Information
730
Introduction
731
Modes of Operation
732
Memory Map and Register Description
733
Functional Description
743
START Signal
744
Slave Address Transmission
745
Repeated START Signal
746
Handshaking
747
Initialization/Application Information
748
Generation of Stop
749
Generation of Repeated START
750
DMA Application Information
752
Introduction
753
Chapter 40
755
Block Diagram
755
Software Vector Mode
756
Stop Mode
757
INTC Module Configuration Register (INTC_MCR)
758
INTC Interrupt Acknowledge Register (INTC_IACKR)
760
INTC End-Of-Interrupt Register (INTC_EOIR)
761
Functional Description
764
Interrupt Request Sources
774
Peripheral Interrupt Requests
775
Last-In First-Out (LIFO)
776
Handshaking with Processor
777
Hardware Vector Mode Handshaking
778
Initialization/Application Information
779
Software Vector Mode
780
ISR, RTOS, and Task Hierarchy
781
Order of Execution
782
Priority Ceiling Protocol
783
Software Configurable Interrupt Requests
784
Scheduling an ISR on Another Processor
785
Proper Setting of Interrupt Request Priority
786
Chapter 22 Information Specific to this Device
787
Introduction
788
Features
789
Modes of Operation
790
Memory Map and Register Definition
791
Register Descriptions
792
LCD Prescaler Control Register (LCDPCR)
795
LCD Contrast Control Register (LCDCCR)
796
LCD Frontplane Enable Register 0 (FPENR0)
797
LCD Frontplane Enable Register 1 (FPENR1)
798
LCDRAM (Location 0)
799
LCDRAM (Location 1)
800
LCDRAM (Location 2)
801
LCDRAM (Location 3)
802
LCDRAM (Location 4)
803
LCDRAM (Location 5)
804
LCDRAM (Location 6)
805
LCDRAM (Location 7)
806
LCDRAM (Location 8)
807
LCDRAM (Location 9)
808
LCDRAM (Location 10)
809
LCDRAM (Location 11)
810
LCDRAM (Location 12)
811
LCDRAM (Location 13)
812
LCDRAM (Location 14)
813
LCDRAM (Location 15)
814
LCD Clock and Frame Frequency
815
Contrast Adjustment
816
Lcd Ram
817
LCD Bias and Modes of Operation
818
Operation in Power Saving Modes
820
Boost at Switching
821
Interrupts
822
LCD Waveform Examples
823
Duty Multiplexed with 1/2 Bias Mode
824
Duty Multiplexed with 1/3 Bias Mode
825
Duty Multiplexed with 1/3 Bias Mode
826
Duty Multiplexed with 1/3 Bias
827
Duty Multiplexed with 1/3 Bias Mode
828
Initialization Information
829
Introduction
831
Features Common to LIN and UART
832
Fractional Baud Rate Generation
833
Operating Modes
835
Low-Power Mode (Sleep)
836
Memory Map and Registers Description
837
Register Description
838
LIN Control Register 1 (LINCR1)
839
LIN Interrupt Enable Register (LINIER)
842
LIN Status Register (LINSR)
844
LIN Error Status Register (LINESR)
847
UART Mode Control Register (UARTCR)
848
UART Mode Status Register (UARTSR)
850
LIN Timeout Control Status Register (LINTCSR)
852
LIN Output Compare Register (LINOCR)
853
LIN Fractional Baud Rate Register (LINFBRR)
854
LIN Integer Baud Rate Register (LINIBRR)
855
LIN Checksum Field Register (LINCFR)
856
Buffer Identifier Register (BIDR)
858
Buffer Data Register LSB (BDRL)
859
Identifier Filter Enable Register (IFER)
860
Identifier Filter Match Index (IFMI)
861
Identifier Filter Mode Register (IFMR)
862
Identifier Filter Control Register (Ifcr2N)
863
Identifier Filter Control Register (Ifcr2N + 1)
864
Register Map and Reset Values
865
UART Mode
869
UART Transmitter
870
Clock Gating
871
Slave Mode
873
Slave Mode with Identifier Filtering
875
Slave Mode with Automatic Resynchronization
877
Clock Gating
879
Output Compare Mode
881
Overview
883
Features
885
External Signal Description
886
Register Description
887
MPU Error Address Register, Slave Port N (Mpu_Earn)
888
MPU Error Detail Register, Slave Port N (Mpu_Edrn)
889
MPU Region Descriptor N (Mpu_Rgdn)
890
24.2.2.5 MPU Region Descriptor Alternate Access Control N (Mpu_Rgdaacn
895
Functional Description
897
Access Evaluation—Hit Determination
898
Putting It All Together and AHB Error Terminations
899
Initialization Information
900
Introduction
903
Chapter 13
905
Features
905
External Signal Description
906
Memory Map
907
Register Description
914
Chapter 25
916
Mode Control Register (ME_MCTL)
916
Mode Enable Register (ME_ME)
917
Interrupt Status Register (ME_IS)
919
Interrupt Mask Register (ME_IM)
920
Invalid Mode Transition Status Register (ME_IMTS)
921
Debug Mode Transition Status Register (ME_DMTS)
922
Reset Mode Configuration Register (ME_RESET_MC)
924
Test Mode Configuration Register (ME_TEST_MC)
925
DRUN Mode Configuration Register (ME_DRUN_MC)
926
Run0...3 Mode Configuration Registers (ME_RUN0...3_MC)
927
Stop Mode Configuration Register (ME_STOP_MC)
928
Peripheral Status Register 0 (ME_PS0)
930
Peripheral Status Register 1 (ME_PS1)
931
Peripheral Status Register 2 (ME_PS2)
932
Run Peripheral Configuration Registers (ME_RUN_PC0...7)
933
Low-Power Peripheral Configuration Registers (ME_LP_PC0...7)
934
Peripheral Control Registers (ME_PCTL0...143)
935
Mode Details
937
Test Mode
938
Run0...3 Modes
939
Chapter 36
940
Stop Mode
940
Standby Mode
941
Target Mode Request
942
Peripheral Clocks Disable
943
Processor Low-Power Mode Entry
944
Flash Modules Switch-On
945
Peripheral Clocks Enable
946
Power Domain #2 Switch-Off
947
FMPLL0 Switch-Off
948
Current Mode Update
949
Protection of Mode Configuration Registers
951
Safe Mode Transition Interrupt
953
Application Example
954
Introduction
957
Features
958
Modes of Operation
959
Operating Mode
960
Memory Map and Register Description
961
Port Configuration Register (PCR)
962
Development Control Register 1, 2 (DC1, DC2)
964
Development Status Register (DS)
967
Read/Write Access Control/Status (RWCS)
968
Read/Write Access Address (RWA)
969
Watchpoint Trigger Register (WT)
970
Functional Description
971
Enabling Nexus Clients for TAP Access
972
Configuring the NDI for Nexus Messaging
973
Nexus Messaging
974
Introduction
975
Signal Description
976
Register Descriptions
977
Current Timer Value (CVAL) Register
978
Timer Control (TCTRL) Register
979
Functional Description
980
Debug Mode
981
Introduction
983
Read Cycles
984
Introduction
985
Features
986
External Signal Description
987
Register Descriptions
988
Chapter 29
990
Power Domain #1 Configuration Register (PCU_PCONF1)
990
Power Domain Status Register (PCU_PSTAT)
991
Mode Transitions
992
Standby Mode Transition
993
Power Saving for Memories During Standby Mode
994
Preface
995
Chapter 30
996
Glossary for Quadspi Module
996
Introduction
997
Chapter 39
999
Overview
999
Quadspi Modes of Operation
1000
Debug Mode (SPI Modes Only)
1001
Detailed Signal Description
1002
Qspi_Io2—Quadspi Data IO_2
1003
AMBA Bus Register Memory Map
1004
IP Bus Register Descriptions
1005
Transfer Count Register (QSPI_TCR)
1008
SPI Status Register (QSPI_SPISR)
1014
PUSH TX FIFO Register (QSPI_PUSHR)
1017
POP RX FIFO Register (QSPI_POPR)
1018
Transmit FIFO Registers 0 – 14 (QSPI_TXFR0 – QSPI_TXFR14)
1019
RX FIFO Registers 0 – 14 (QSPI_RXFR0 – QSPI_RXFR14)
1020
Instruction Code Register (QSPI_ICR)
1021
Sampling Register (QSPI_SMPR)
1022
RX Buffer Status Register (QSPI_RBSR)
1023
RX Buffer Data Registers 0–14 (QSPI_RBDR0–QSPI_RBDR14)
1024
TX Buffer Status Register (QSPI_TBSR)
1025
TX Buffer Data Register (QSPI_TBDR)
1026
Serial Flash Mode Status Register (QSPI_SFMSR)
1027
Serial Flash Mode Flag Register (QSPI_SFMFR)
1029
AHB Bus Register Memory Map Descriptions
1031
AHB Bus Access Considerations
1032
Modes of Operation
1033
SPI (Serial Peripheral Interface) Modes
1034
Start and Stop of SPI Transfers
1035
Master Mode
1036
Receive First in First out (RX FIFO) Buffering Mechanism
1037
Baud Rate and Clock Delay Generation
1038
SPI Transfer Formats
1040
Continuous Serial Communications Clock
1047
SPI Mode Interrupt and DMA Requests
1048
SFM (Serial Flash) Mode
1049
Issuing SFM Commands
1050
Flash Programming
1051
Byte Ordering of Serial Flash Data
1053
Serial Flash Mode Interrupt and DMA Requests
1054
TX Buffer Operation
1055
Power Saving Features
1056
Leaving Power-Saving Modes
1057
Baud Rate Settings—Spi Modes Only
1058
Delay Settings—Spi Modes Only
1059
Oak Family Compatibility with the Quadspi—Spi Modes Only
1060
Calculation of FIFO Pointer Addresses—Spi Modes Only
1061
30.6.5.1 Address Calculation for the First-In Entry and Last-In Entry in the TX FIFO
1062
Available Status/Flag Information—Sfm Mode Only
1063
Overview of Error Flags
1064
DMA Usage
1065
Serial Flash Devices
1066
Supported Instruction Codes in Winbond Devices
1067
Serial Flash Clock Frequency Limitations
1069
Introduction
1073
Features
1074
Modes of Operation
1075
External Signal Description
1076
Register Descriptions
1078
Chapter 31
1079
Functional Event Status Register (RGM_FES)
1079
Destructive Event Status Register (RGM_DES)
1080
Functional Event Reset Disable Register (RGM_FERD)
1082
Destructive Event Reset Disable Register (RGM_DERD)
1083
Functional Event Alternate Request Register (RGM_FEAR)
1084
Destructive Event Alternate Request Register (RGM_DEAR)
1085
Functional Event Short Sequence Register (RGM_FESS)
1086
Standby Reset Sequence Register (RGM_STDBY)
1088
Functional Description
1089
Phase0 Phase
1091
Phase1 Phase
1092
Destructive Resets
1093
Functional Resets
1094
Alternate Event Generation
1095
Overview
1097
Device Specific Information
1099
Debug Support
1100
Chapter 32
1101
RTC Control Register (RTCC)
1101
RTC Status Register (RTCS)
1103
RTC Counter Register (RTCCNT)
1104
API Functional Description
1105
Introduction
1107
Register Memory Map
1108
Chapter 33 Reset Effects on SRAM Accesses
1109
Initialization and Application Information
1110
Introduction
1111
External Signal Description
1112
Memory Map and Register Definition
1113
Chapter 34
1115
SOUND_DURATION Register
1115
SGL_STATUS Register
1116
Interrupts
1120
Introduction
1121
PWM Alignment Modes
1122
Block Diagram
1123
External Signal Description
1124
M1C0M/M1C0P/M1C1M/M1C1P — PWM Output Pins for Motor 1
1125
Register Description
1127
Motor Controller Control Register 0 (MCCTL0)
1128
Motor Controller Control Register 1 (MCCTL1)
1129
Motor Controller Period Register (MCPER)
1130
Motor Controller Duty Cycle Register (MCDC0..11)
1131
Short-Circuit Detector Timeout Register (MCSDTO)
1133
Short-Circuit Detector Enable Register 1 (MCSDE1)
1134
Short-Circuit Detector Interrupt Enable Register 0 (MCSDIEN0)
1135
Short-Circuit Detector Interrupt Enable Register 2 (MCSDIEN2)
1136
Short-Circuit Detector Interrupt Register 1 (MCSDI1)
1137
And PWM Mode Functions
1141
PWM Duty Cycle
1151
Output Switching Delay
1152
Reset
1157
Introduction
1159
Features
1161
Stop Mode
1162
Register Descriptions
1163
Interrupt Enable and Flag Register (IRQ)
1164
Integration Accumulator Register (ITGACC)
1165
Blanking Counter Load Register (BLNCNTLD)
1166
SSD Prescale and Divider Register (PRESCALE)
1167
Functional Description
1168
Analog Wrapper + Port Control
1170
Register Interface
1172
BIS Control
1173
Stepper Stall Detection Measurement
1176
Details of the SSD Measurement
1177
Additional Modes of Operation
1179
SSD Startup
1180
Setting of the PRESCALE Register
1182
Offset Cancellation Considerations
1183
Stepper Motor Transition Considerations
1184
Legacy Modes—Separate Blanking and Integration Phase
1185
Introduction
1187
Features
1189
Detailed Signal Descriptions
1190
Chapter 37 Register Protection
1192
MCU ID Register #2 (MIDR2)
1193
Interrupt Status Flag Register (ISR)
1195
Interrupt Rising-Edge Event Enable Register (IREER)
1196
Interrupt Filter Enable Register (IFER)
1197
GPIO Pad Data Output Registers (GPDO0_3–GPDO132_135)
1204
Parallel GPIO Pad Data out Registers (PGPDO0–PGPDO4)
1205
Parallel GPIO Pad Data in Register (PGPDI0–PGPDI4)
1207
Interrupt Filter Maximum Counter Registers (IFMC0–IFMC15)
1209
Functional Description
1210
External Interrupts
1211
External Interrupt Management
1212
Introduction
1215
Modes of Operation
1216
Chapter 38
1217
System Status Register (STATUS)
1217
Error Configuration
1218
Debug Status Port Register
1219
Password Comparison Registers
1220
Functional Description
1221
Initialization/Application Information
1222
Introduction
1223
Register Descriptions
1224
STM Count Register (STM_CNT)
1225
STM Channel Control Register (Stm_Ccrn)
1226
STM Channel Compare Register (Stm_Cmpn)
1227
Introduction
1229
Chapter 20
1230
Block Diagram
1230
Detailed Signal Descriptions
1231
Functional Description
1232
VREG Digital Interface
1233
GPIO Power Supply Configuration
1234
Power Domain Organization
1235
Chapter 18
1239
Overview
1239
Features
1240
External Signal Description
1241
Register Description
1242
Chapter 41
1243
NMI Configuration Register (NCR)
1243
Wakeup/Interrupt Status Flag Register (WISR)
1244
Interrupt Request Enable Register (IRER)
1245
Wakeup/Interrupt Falling-Edge Event Enable Register (WIFEER)
1246
Wakeup/Interrupt Pullup Enable Register (WIPUER)
1247
NMI Management
1248
External Wakeups/Interrupts
1249
External Interrupt Management
1250
On-Chip Wakeups
1251
Appendix A
1253
Registers under Protection
1254
Registers under Protection
1255
Registers under Protection
1256
Registers under Protection
1257
Registers under Protection
1258
Appendix B
1259
Register Map
1260
Register Map
1261
Register Map
1262
Register Map
1263
Register Map
1264
Register Map
1265
Register Map
1266
Register Map
1267
Register Map
1268
Register Map
1269
Register Map
1270
Register Map
1271
Register Map
1272
Register Map
1273
Register Map
1274
Register Map
1275
Register Map
1276
Register Map
1277
Register Map
1278
Register Map
1279
Register Map
1280
Register Map
1281
Register Map
1282
Register Map
1283
Register Map
1284
Register Map
1285
Register Map
1286
Register Map
1287
Register Map
1288
Register Map
1289
Register Map
1290
Register Map
1291
Register Map
1292
Register Map
1293
Register Map
1294
Register Map
1295
Register Map
1296
Register Map
1297
Register Map
1298
Register Map
1299
Register Map
1300
Register Map
1301
Register Map
1302
Register Map
1303
Register Map
1304
Register Map
1305
Register Map
1306
Register Map
1307
Register Map
1308
Register Map
1309
Register Map
1310
Register Map
1311
Register Map
1312
Register Map
1313
Register Map
1314
Register Map
1315
Register Map
1316
Register Map
1317
Register Map
1318
Register Map
1319
Register Map
1320
Register Map
1321
Register Map
1322
Register Map
1323
Register Map
1324
Appendix C
1325
C.1 Changes between Revisions 6 and 7
1325
C.2 Changes between Revisions 5 and 6
1327
C.3 Changes between Revisions 4 and 5
1331
C.4 Changes between Revisions 3 and 4
1332
C.5 Changes between Revisions 2 and 3
1337
C.6 Changes between Revisions 1 and 2
1340
C.7 Changes between Revisions 0 and 1
1344
Related product manuals
NXP Semiconductors MPC5777M
168 pages
NXP Semiconductors MPC5746R
98 pages
NXP Semiconductors MPC5748G
35 pages
NXP Semiconductors MC9S12G
1277 pages
NXP Semiconductors UM11483
41 pages
NXP Semiconductors KL25 Series
807 pages
NXP Semiconductors LPC11U3x
523 pages
NXP Semiconductors LPC1769
841 pages
NXP Semiconductors LPC1768
841 pages
NXP Semiconductors LPC55S0x
24 pages