Quad Serial Peripheral Interface (QuadSPI)
MPC5606S Microcontroller Reference Manual, Rev. 7
Freescale Semiconductor 1043
 
Figure 30-30. QuadSPI Modified Transfer Format (MTFE=1, CPHA=1, Fsck = Fsys/4)
30.5.2.8.5 Continuous Selection Format
Some peripherals must be deselected between every transfer. Other peripherals must remain selected 
between several sequential serial transfers. The Continuous Selection Format provides the flexibility to 
handle both cases. The Continuous Selection Format is enabled for both SPI modes by setting the CONT 
bit in the SPI Command. 
When the CONT bit = 0, the QuadSPI drives the asserted Chip Select signals to their idle states in between 
frames. The idle states of the Chip Select signals are selected by the PCSIS field in the QSPI_MCR. 
Figure 30-31 shows the timing diagram for two four-bit transfers with CPHA = 1 and CONT = 0.
t
CSC
SCK
System clock
Master
Slave
PCS
Slave
Master
SO
SO
Sample
Sample
t
CSC
= PCS to SCK delay
t
ASC
t
ASC
= After SCK delay
1        2          3         4        5         6