EasyManua.ls Logo

NXP Semiconductors MPC5606S - Page 17

NXP Semiconductors MPC5606S
1344 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
MPC5606S Microcontroller Reference Manual, Rev. 7
Freescale Semiconductor 15
16.4.2.16 RAM ECC Syndrome Register (RESR) . . . . . . . . . . . . . . . . . . . . . .538
16.4.2.17 RAM ECC Master Number Register (REMR) . . . . . . . . . . . . . . . . . .540
16.4.2.18 RAM ECC Attributes (REAT) register . . . . . . . . . . . . . . . . . . . . . . . .540
16.4.2.19 RAM ECC Data Register (REDR) . . . . . . . . . . . . . . . . . . . . . . . . . . .541
16.4.3 High-priority enables . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .542
16.4.4 Spp_ips_reg_protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .542
Chapter 17
Flash Memory
17.1 Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .545
17.2 Program flash memory (code flash 0 and code flash 1) . . . . . . . . . . . . . . . . . . . . . . . .545
17.2.1 Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .545
17.2.2 Main features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .546
17.2.3 Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .546
17.2.4 Functional description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .547
17.2.4.1 Macrocell structure . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .547
17.2.4.2 Flash module sectorization . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .548
17.2.5 User mode operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .551
17.2.5.1 Reset . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .552
17.2.5.2 Power-Down mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .553
17.2.5.3 Low-Power mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .553
17.2.6 Register description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .554
17.2.6.1 Module Configuration Register (MCR) . . . . . . . . . . . . . . . . . . . . . . . .555
17.2.6.2 Low/Mid Address Space Block Locking Register (LML) . . . . . . . . . . .560
17.2.6.3 Non-Volatile Low/Mid Address Space Block Locking Register (NVLML) .
561
17.2.6.4 High Address Space Block Locking Register (HBL) . . . . . . . . . . . . . .563
17.2.6.5 Non-Volatile High Address Space Block Locking Register (NVHBL) .563
17.2.6.6 Secondary Low/Mid Address Space Block Locking Register (SLL) . .564
17.2.6.7 Non-volatile Secondary Low/Mid Address Space Block Locking Register
(NVSLL) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .565
17.2.6.8 Low/Mid aDdress Space Block Select Register (LMS) . . . . . . . . . . . .567
17.2.6.9 High Address Space Block Select Register (HBS) . . . . . . . . . . . . . . .568
17.2.6.10 Address Register (ADR) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .569
17.2.6.11 Bus Interface Unit 0 register (BIU0) . . . . . . . . . . . . . . . . . . . . . . . . .571
17.2.6.12 Bus Interface Unit 1 register (BIU1) . . . . . . . . . . . . . . . . . . . . . . . . .571
17.2.6.13 Bus Interface Unit 2 register (BIU2) . . . . . . . . . . . . . . . . . . . . . . . . .572
17.2.6.14 Non-volatile Bus Interface Unit 2 register (NVBIU2) . . . . . . . . . . . . .572
17.2.6.15 User Test 0 register (UT0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .573
17.2.6.16 User Test 1 register (UT1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .575
17.2.6.17 User Test 2 register (UT2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .576
17.2.6.18 User Multiple Input Signature Register 0 (UMISR0) . . . . . . . . . . . . .576
17.2.6.19 User Multiple Input Signature Register 1 (UMISR1) . . . . . . . . . . . . .577
17.2.6.20 User Multiple Input Signature Register 2 (UMISR2) . . . . . . . . . . . . .578
17.2.6.21 User Multiple Input Signature Register 3 (UMISR3) . . . . . . . . . . . . .578

Table of Contents

Related product manuals