Technical Reference Manual 002-29852 Rev. *B
2.3.9.6.63 CANFD_CH_TTCSM
Description:
TT Cycle Sync Mark
Address:
0x40520140
Offset:
0x140
Retention:
Retained
IsDeepSleep:
No
Comment:
Default:
0x0
Bit-field Table
Bits 7 6 5 4 3 2 1 0
Name CSM [7:0]
Bits 15 14 13 12 11 10 9 8
Name CSM [15:8]
Bits 23 22 21 20 19 18 17 16
Name None [23:16]
Bits 31 30 29 28 27 26 25 24
Name None [31:24]
Bit-fields
Bits Name SW HW Default or
Enum
Description
0:15 CSM R RW 0 Cycle Sync Mark
The Cycle Sync Mark is measured
TRAVEO™ T2G Automotive MCU: TVII-B-E-4M body controller entry registers