EasyManua.ls Logo

Infineon TRAVEO T2G - 7.5.3.17 CXPI_CH_INTR

Infineon TRAVEO T2G
1825 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
Technical Reference Manual 002-29852 Rev. *B
7.5.3.17 CXPI_CH_INTR
Description:
Interrupt
Address:
0x405180C0
Offset:
0xC0
Retention:
Not Retained
IsDeepSleep:
No
Comment:
The register fields are not retained. This is to ensure that they come up as '0' after coming out
of DeepSleep system power mode.
This is a non-retained register; setting CTL0.ENABLED to '0' clears all command fields to '0'.
An activated error interrupt cause aborts an ongoing frame transfer (except for bit errors when
CTL0.BIT_ERROR_IGNORE is '1').
Note that, if there is noise sample after the sampling of the stop bit of CRC byte, the
TX_HEADER_DONE, TX_RESPONSE_DONE, RX_HEADER_DONE, or
RX_RESPONSE_DONE (which ever corresponding done to be set during the transaction)
may assert before the full Tbit of the stop bit.
Default:
0x0
Bit-field Table
Bits 7 6 5 4 3 2 1 0
Name None [7:5] TX_FIFO_T
RIGGER
[4:4]
TX
_WAKEUP
_DONE
[3:3]
None [2:2] TX
_RESPON
SE_DONE
[1:1]
TX
_HEADER
_DONE
[0:0]
Bits 15 14 13 12 11 10 9 8
Name None [15:14] TXRX
_COMP
LETE
[13:13]
RX
_HEADER
_PID
_DONE
[12:12]
RX_FIFO_T
RIGGER
[11:11]
RX
_WAKEUP
_DETECT
[10:10]
RX
_RESPON
SE_DONE
[9:9]
RX
_HEADER
_DONE
[8:8]
Bits 23 22 21 20 19 18 17 16
Name RX_DATA
_LENGTH
_ERROR
[23:23]
RX
_HEADER
_PARITY
_ERROR
[22:22]
RX_CRC
_ERROR
[21:21]
TX_BIT_ER
ROR
[20:20]
TX
_HEADER
_ARB
_LOST
[19:19]
TIMEOUT
[18:18]
None [17:16]
Bits 31 30 29 28 27 26 25 24
Name None
[31:31]
TX_FRAME
_ERROR
[30:30]
RX_FRAME
_ERROR
[29:29]
TX
_UNDERF
LOW
_ERROR
[28:28]
RX
_UNDERF
LOW
_ERROR
[27:27]
TX
_OVERFL
OW
_ERROR
[26:26]
RX
_OVERFL
OW
_ERROR
[25:25]
TX_DATA
_LENGTH
_ERROR
[24:24]
Bit-fields
790
2022-04-18
TRAVEO™ T2G Automotive MCU: TVII-B-E-4M body controller entry registers

Table of Contents

Other manuals for Infineon TRAVEO T2G

Related product manuals