EasyManua.ls Logo

Infineon TRAVEO T2G - 5.1.34 CPUSS_RAM1_STATUS

Infineon TRAVEO T2G
1825 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
Technical Reference Manual 002-29852 Rev. *B
5.1.34 CPUSS_RAM1_STATUS
Description:
RAM 1 status
Address:
0x40201384
Offset:
0x1384
Retention:
Retained
IsDeepSleep:
No
Comment:
This register is for the CPUSS system SRAM controller 1.
Default:
0x1
Bit-field Table
Bits 7 6 5 4 3 2 1 0
Name None [7:1] WB
_EMPTY
[0:0]
Bits 15 14 13 12 11 10 9 8
Name None [15:8]
Bits 23 22 21 20 19 18 17 16
Name None [23:16]
Bits 31 30 29 28 27 26 25 24
Name None [31:24]
Bit-fields
Bits Name SW HW Default or
Enum
Description
0 WB_EMPTY R W 1 See RAM0_STATUS.
736
2022-04-18
TRAVEO™ T2G Automotive MCU: TVII-B-E-4M body controller entry registers

Table of Contents

Other manuals for Infineon TRAVEO T2G

Related product manuals