EasyManua.ls Logo

Infineon TRAVEO T2G - 26.8.51.10 WDT_INTR_SET

Infineon TRAVEO T2G
1825 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
Technical Reference Manual 002-29852 Rev. *B
26.8.51.10 WDT_INTR_SET
Description:
WDT Interrupt Set Register
Address:
0x4026C054
Offset:
0x54
Retention:
Retained
IsDeepSleep:
No
Comment:
Can be used to set interrupts for firmware testing.
Default:
0x0
Bit-field Table
Bits 7 6 5 4 3 2 1 0
Name None [7:1] WDT [0:0]
Bits 15 14 13 12 11 10 9 8
Name None [15:8]
Bits 23 22 21 20 19 18 17 16
Name None [23:16]
Bits 31 30 29 28 27 26 25 24
Name None [31:24]
Bit-fields
Bits Name SW HW Default or
Enum
Description
0 WDT RW1S A 0 Set interrupt.
Due to internal synchronization, it takes up to 8
SYSCLK cycles to update after a W1S or reading from
this register and during this time AHB bus is stalled.
1734
2022-04-18
TRAVEO™ T2G Automotive MCU: TVII-B-E-4M body controller entry registers

Table of Contents

Other manuals for Infineon TRAVEO T2G

Related product manuals