Technical Reference Manual 002-29852 Rev. *B
3.8.3.17 CM0P_SCS_SHPR3
Description:
System Handler Priority Register 3
Address:
0xE000ED20
Offset:
0xD20
Retention:
Retained
IsDeepSleep:
No
Comment:
Sets or returns priority for system handlers 14-15.
Default:
0x0
Bit-field Table
Bits 7 6 5 4 3 2 1 0
Name None [7:0]
Bits 15 14 13 12 11 10 9 8
Name None [15:8]
Bits 23 22 21 20 19 18 17 16
Name PRI_14 [23:22] None [21:16]
Bits 31 30 29 28 27 26 25 24
Name PRI_15 [31:30] None [29:24]
Bit-fields
Bits Name SW HW Default or
Enum
Description
22:23 PRI_14 RW R 0 Priority of system handler 14, PendSV
30:31 PRI_15 RW R 0 Priority of system handler 15, SysTick
TRAVEO™ T2G Automotive MCU: TVII-B-E-4M body controller entry registers