EasyManua.ls Logo

Texas Instruments TM4C1294NCPDT - Register 1: PWM Master Control (PWMCTL), Offset 0 X000

Texas Instruments TM4C1294NCPDT
1890 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
Register 1: PWM Master Control (PWMCTL), offset 0x000
This register provides master control over the PWM generation blocks.
PWM Master Control (PWMCTL)
PWM0 base: 0x4002.8000
Offset 0x000
Type RW, reset 0x0000.0000
16171819202122232425262728293031
reserved
ROROROROROROROROROROROROROROROROType
0000000000000000Reset
0123456789101112131415
GLOBALSYNC0
GLOBALSYNC1
GLOBALSYNC2
GLOBALSYNC3
reserved
RWRWRWRWROROROROROROROROROROROROType
0000000000000000Reset
DescriptionResetTypeNameBit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0000ROreserved31:4
Update PWM Generator 3
DescriptionValue
No effect.0
Any queued update to a load or comparator register in PWM
generator 3 is applied the next time the corresponding counter
becomes zero.
1
This bit automatically clears when the updates have completed; it cannot
be cleared by software.
0RWGLOBALSYNC33
Update PWM Generator 2
DescriptionValue
No effect.0
Any queued update to a load or comparator register in PWM
generator 2 is applied the next time the corresponding counter
becomes zero.
1
This bit automatically clears when the updates have completed; it cannot
be cleared by software.
0RWGLOBALSYNC22
1683June 18, 2014
Texas Instruments-Production Data
Tiva
TM4C1294NCPDT Microcontroller

Table of Contents

Related product manuals