DescriptionResetTypeNameBit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0ROreserved15:14
CS0n Inter-transfer Capture Width
Controls the delay between Host-Bus transfers.
DescriptionValue
Reserved0x0
1 EPI clock.0x1
2 EPI clock.0x2
Reserved0x3
0x2RWCAPWIDTH13:12
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0ROreserved11:5
Write Wait State Minus One
This bit is used with the WRWS field in EPIHB16CFG. This field is not
applicable in BURST mode.
DescriptionValue
No change in the number of wait state clock cycles programmed
in the in WRWS field in EPIHB16CFG register.
0
Wait state value is now:
WRWS - 1
WRWS field is programmed in EPIHB16CFG.
1
0RWWRWSM4
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0ROreserved3:1
Read Wait State Minus One
Use with RDWS field in the EPIHB16CFG register. This field is not
applicable in BURST mode.
DescriptionValue
No change in the number of wait state clock cycles programmed
in the RDWS field of EPIHB16CFG.
0
Wait state value is now:
RDWS - 1
RDWS field is programmed in EPIHB16CFG.
1
0RWRDWSM0
June 18, 2014932
Texas Instruments-Production Data
External Peripheral Interface (EPI)