EasyManua.ls Logo

Texas Instruments AFE79 Series - 2.4.199 Register 100 h (offset = 100 h) [reset = 0 h]; 2.4.200 Register 101 h (offset = 101 h) [reset = 0 h]

Texas Instruments AFE79 Series
1268 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
www.ti.com
DAC JESD Register Map
335
SBAU337May 2020
Submit Documentation Feedback
Copyright © 2020, Texas Instruments Incorporated
Serial Interface Register Maps
Table 2-431. Register FF Field Descriptions
Bit Field Type Reset Description
7-0
ALARMS_MASK[6
3:56]
R/W 0h
Masks 'alarms' register to the alarm pin; will not affect alarm
read from SPI
[63:56] = SRX4/8 JESD errors
Each of the bits for the above mentioned lane errors are
mapped to :
bit7 = JESDB: multiframe alignment error
bit6 = JESDB: frame alignment error
bit5 = JESDB: link configuration error
bit4 = JESDB: elastic buffer overflow (bad RBD value)
bit3 = JESDB: elastic buffer match error. The first non-/K/
doesnt match 'match_ctrl' and 'match_data' programmed
values
bit2 = JESDB: code synchronization error
bit1 = JESDB: 8b/10b not-in-table code error
Bit0 = JESDB: 8b/10b disparity error
bit7 = JESDC: EoEMB alignment error
bit6 = JESDC: EoMB alignment error
bit5 = JESDC: cmd-data in crc mode not matching with spi
register bits
bit4 = JESDC: elastic buffer overflow (bad RBD value)
bit3 = JESDC: TIED to 0.
bit2 = JESDC: extended multiblock alignment error
bit1 = JESDC: sync-header invalid error ('11' or '00' received
in expected sync header location)
Bit0 = JESDC: sync-header CRC error
Note: Refer to the TI application note for details on error
interpretation.
2.4.199 Register 100h (offset = 100h) [reset = 0h]
Figure 2-428. Register 100h
7 6 5 4 3 2 1 0
ALARMS_CLEAR[7:0]
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-432. Register 100 Field Descriptions
Bit Field Type Reset Description
7-0
ALARMS_CLEAR[
7:0]
R/W 0h
Clear 'alarms' register to the alarm pin; Alarms won't be
generated if '1' so it must be programmed to '0' for alarms to
continue.
[3:0] = TIED to 0
[4] = JESD shorttest alarm
[5] = TIED to 0
[6] = serdesab_pll_loss_of_lock
[7] = serdescd_pll_loss_of_lock
Note: Refer to the TI application note for details on error
interpretation.
2.4.200 Register 101h (offset = 101h) [reset = 0h]
Figure 2-429. Register 101h
7 6 5 4 3 2 1 0
ALARMS_CLEAR[15:8]
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

Table of Contents

Related product manuals