www.ti.com
RX Top Register Map
801
SBAU337–May 2020
Submit Documentation Feedback
Copyright © 2020, Texas Instruments Incorporated
Serial Interface Register Maps
Table 2-1726. Register 541 Field Descriptions
Bit Field Type Reset Description
1-0
RX_AGC_BAND0_
LNA_PHASE2[9:8]
R/W 0h
LNA Phase for Band0 for temp index 2 in case of External
LNA Control , Phase for DVGA Index 2 in case of External
DVGA control
2.13.302 Register 542h (offset = 542h) [reset = 0h]
Figure 2-1714. Register 542h
7 6 5 4 3 2 1 0
RX_AGC_BAND0_LNA_PHASE3[7:0]
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-1727. Register 542 Field Descriptions
Bit Field Type Reset Description
7-0
RX_AGC_BAND0_
LNA_PHASE3[7:0]
R/W 0h
LNA Phase for Band0 for temp index 3 in case of External
LNA Control , Phase for DVGA Index 3 in case of External
DVGA control
2.13.303 Register 543h (offset = 543h) [reset = 0h]
Figure 2-1715. Register 543h
7 6 5 4 3 2 1 0
RX_AGC_BAND0_LNA_PHASE
3[9:8]
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-1728. Register 543 Field Descriptions
Bit Field Type Reset Description
1-0
RX_AGC_BAND0_
LNA_PHASE3[9:8]
R/W 0h
LNA Phase for Band0 for temp index 3 in case of External
LNA Control , Phase for DVGA Index 3 in case of External
DVGA control
2.13.304 Register 544h (offset = 544h) [reset = 0h]
Figure 2-1716. Register 544h
7 6 5 4 3 2 1 0
RX_AGC_BAND0_LNA_PHASE4[7:0]
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-1729. Register 544 Field Descriptions
Bit Field Type Reset Description
7-0
RX_AGC_BAND0_
LNA_PHASE4[7:0]
R/W 0h
LNA Phase for Band0 for temp index 4 in case of External
LNA Control , Phase for DVGA Index 4 in case of External
DVGA control