www.ti.com
DMTimer 1ms
20.2.5.19 TOCR Register (offset = 54h) [reset = 0h]
TOCR is shown in Figure 20-53 and described in Table 20-54.
This register is used to mask the tick interrupt for a selected number of ticks.
Figure 20-53. TOCR Register
31 30 29 28 27 26 25 24
Reserved
R-0h
23 22 21 20 19 18 17 16
OVF_COUNTER_VALUE
R/W-0h
15 14 13 12 11 10 9 8
OVF_COUNTER_VALUE
R/W-0h
7 6 5 4 3 2 1 0
OVF_COUNTER_VALUE
R/W-0h
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit; -n = value after reset
Table 20-54. TOCR Register Field Descriptions
Bit Field Type Reset Description
31-24 Reserved R 0h
Reads return 0.
23-0 OVF_COUNTER_VALUE R/W 0h
The number of overflow events.
3619
SPRUH73H–October 2011–Revised April 2013 Timers
Submit Documentation Feedback
Copyright © 2011–2013, Texas Instruments Incorporated