www.ti.com
Power, Reset, and Clock Management
8.1.12.1.57 CM_PER_PRU_ICSS_CLKSTCTRL Register (offset = 140h) [reset = 2h]
CM_PER_PRU_ICSS_CLKSTCTRL is shown in Figure 8-79 and described in Table 8-86.
This register enables the clock domain state transition. It controls the SW supervised clock domain state
transition between ON-ACTIVE and ON-INACTIVE states. It also hold one status bit per clock input of the
domain.
Figure 8-79. CM_PER_PRU_ICSS_CLKSTCTRL Register
31 30 29 28 27 26 25 24
Reserved
R-0h
23 22 21 20 19 18 17 16
Reserved
R-0h
15 14 13 12 11 10 9 8
Reserved
R-0h
7 6 5 4 3 2 1 0
Reserved CLKACTIVITY_PRU_I CLKACTIVITY_PRU_I CLKACTIVITY_PRU_I Reserved CLKTRCTRL
CSS_UART_GCLK CSS_IEP_GCLK CSS_OCP_GCLK
R-0h R-0h R-0h R-0h R-0h R/W-2h
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit; -n = value after reset
Table 8-86. CM_PER_PRU_ICSS_CLKSTCTRL Register Field Descriptions
Bit Field Type Reset Description
31-7 Reserved R 0h
6 CLKACTIVITY_PRU_ICS R 0h
This field indicates the state of the PRU-ICSS UART clock in the
S_UART_GCLK
domain.
0x0 = Inact
0x1 = Act
5 CLKACTIVITY_PRU_ICS R 0h
This field indicates the state of the PRU-ICSS IEP clock in the
S_IEP_GCLK
domain.
0x0 = Inact
0x1 = Act
4 CLKACTIVITY_PRU_ICS R 0h
This field indicates the state of the PRU-ICSS OCP clock in the
S_OCP_GCLK
domain.
0x0 = Inact
0x1 = Act
3-2 Reserved R 0h
1-0 CLKTRCTRL R/W 2h
Controls the clock state transition of the PRU-ICSS OCP clock
domain.
0x0 = NO_SLEEP : NO_SLEEP: Sleep transition cannot be initiated.
Wakeup transition may however occur.
0x1 = SW_SLEEP : SW_SLEEP: Start a software forced sleep
transition on the domain.
0x2 = SW_WKUP : SW_WKUP: Start a software forced wake-up
transition on the domain.
0x3 = Reserved : Reserved.
607
SPRUH73H–October 2011–Revised April 2013 Power, Reset, and Clock Management (PRCM)
Submit Documentation Feedback
Copyright © 2011–2013, Texas Instruments Incorporated