EasyManuals Logo

Texas Instruments AM335 Series Technical Reference Manual

Texas Instruments AM335 Series
4161 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #673 background imageLoading...
Page #673 background image
www.ti.com
Power, Reset, and Clock Management
8.1.12.2.54 CM_DIV_M6_DPLL_CORE Register (offset = D8h) [reset = 4h]
CM_DIV_M6_DPLL_CORE is shown in Figure 8-137 and described in Table 8-145.
This register provides controls over the CLKOUT3 o/p of the HSDIVIDER. [warm reset insensitive]
Figure 8-137. CM_DIV_M6_DPLL_CORE Register
31 30 29 28 27 26 25 24
Reserved
R-0h
23 22 21 20 19 18 17 16
Reserved
R-0h
15 14 13 12 11 10 9 8
Reserved HSDIVIDER_CLKOUT Reserved ST_HSDIVIDER_CLK HSDIVIDER_CLKOUT
3_PWDN OUT3 3_GATE_CTRL
R-0h R/W-0h R-0h R-0h R/W-0h
7 6 5 4 3 2 1 0
Reserved HSDIVIDER_CLKOUT HSDIVIDER_CLKOUT3_DIV
3_DIVCHACK
R-0h R-0h R/W-4h
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit; -n = value after reset
Table 8-145. CM_DIV_M6_DPLL_CORE Register Field Descriptions
Bit Field Type Reset Description
31-13 Reserved R 0h
12 HSDIVIDER_CLKOUT3_P R/W 0h
Automatic power down for HSDIVIDER M6 divider and hence
WDN
CLKOUT3 output when the o/p clock is gated.
0x0 = ALWAYS_ACTIVE : Keep M6 divider powered on even when
CLKOUT3 is gated.
0x1 = AUTO_PWDN : Automatically power down M6 divider when
CLKOUT3 is gated.
11-10 Reserved R 0h
9 ST_HSDIVIDER_CLKOU R 0h
HSDIVIDER CLKOUT3 status
T3
0x0 = CLK_ENABLED : The clock output is enabled
0x1 = CLK_GATED : The clock output is gated
8 HSDIVIDER_CLKOUT3_ R/W 0h
Control gating of HSDIVIDER CLKOUT3
GATE_CTRL
0x0 = CLK_AUTOGATE : Automatically gate this clock when there is
no dependency for it
0x1 = CLK_ENABLE : Force this clock to stay enabled even if there
is no request
7-6 Reserved R 0h
5 HSDIVIDER_CLKOUT3_ R 0h
Toggle on this status bit after changing HSDIVIDER_CLKOUT3_DIV
DIVCHACK
indicates that the change in divider value has taken effect
4-0 HSDIVIDER_CLKOUT3_ R/W 4h DPLL post-divider factor, M6, for internal clock generation.
DIV Divide values from 1 to 31.
8.1.12.3 CM_DPLL Registers
Table 8-146 lists the memory-mapped registers for the CM_DPLL. All register offset addresses not listed
in Table 8-146 should be considered as reserved locations and the register contents should not be
modified.
673
SPRUH73HOctober 2011Revised April 2013 Power, Reset, and Clock Management (PRCM)
Submit Documentation Feedback
Copyright © 2011–2013, Texas Instruments Incorporated

Table of Contents

Other manuals for Texas Instruments AM335 Series

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Texas Instruments AM335 Series and is the answer not in the manual?

Texas Instruments AM335 Series Specifications

General IconGeneral
BrandTexas Instruments
ModelAM335 Series
CategoryComputer Hardware
LanguageEnglish

Related product manuals