CONTROL_MODULE Registers
www.ti.com
9.3.66 tpcc_evt_mux_40_43 Register (offset = FB8h) [reset = 0h]
tpcc_evt_mux_40_43 is shown in Figure 9-69 and described in Table 9-76.
Figure 9-69. tpcc_evt_mux_40_43 Register
31 30 29 28 27 26 25 24
Reserved evt_mux_43
R-0h R/W-0h
23 22 21 20 19 18 17 16
Reserved evt_mux_42
R-0h R/W-0h
15 14 13 12 11 10 9 8
Reserved evt_mux_41
R-0h R/W-0h
7 6 5 4 3 2 1 0
Reserved evt_mux_40
R-0h R/W-0h
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit; -n = value after reset
Table 9-76. tpcc_evt_mux_40_43 Register Field Descriptions
Bit Field Type Reset Description
31-30 Reserved R 0h
29-24 evt_mux_43 R/W 0h Selects 1 of 64 inputs for DMA event 43
23-22 Reserved R 0h
21-16 evt_mux_42 R/W 0h Selects 1 of 64 inputs for DMA event 42
15-14 Reserved R 0h
13-8 evt_mux_41 R/W 0h Selects 1 of 64 inputs for DMA event 41
7-6 Reserved R 0h
5-0 evt_mux_40 R/W 0h Selects 1 of 64 inputs for DMA event 40
830
Control Module SPRUH73H–October 2011–Revised April 2013
Submit Documentation Feedback
Copyright © 2011–2013, Texas Instruments Incorporated