EasyManua.ls Logo

Texas Instruments AM335 Series

Texas Instruments AM335 Series
4161 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
www.ti.com
Power, Reset, and Clock Management
8.1.12.2.28 CM_AUTOIDLE_DPLL_PER Register (offset = 6Ch) [reset = 0h]
CM_AUTOIDLE_DPLL_PER is shown in Figure 8-111 and described in Table 8-119.
This register provides automatic control over the DPLL activity.
Figure 8-111. CM_AUTOIDLE_DPLL_PER Register
31 30 29 28 27 26 25 24
Reserved
R-0h
23 22 21 20 19 18 17 16
Reserved
R-0h
15 14 13 12 11 10 9 8
Reserved
R-0h
7 6 5 4 3 2 1 0
Reserved AUTO_DPLL_MODE
R-0h R/W-0h
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit; -n = value after reset
Table 8-119. CM_AUTOIDLE_DPLL_PER Register Field Descriptions
Bit Field Type Reset Description
31-3 Reserved R 0h
2-0 AUTO_DPLL_MODE R/W 0h
AUTO_DPLL_MODE is not supported.
643
SPRUH73HOctober 2011Revised April 2013 Power, Reset, and Clock Management (PRCM)
Submit Documentation Feedback
Copyright © 2011–2013, Texas Instruments Incorporated

Table of Contents

Other manuals for Texas Instruments AM335 Series

Related product manuals