WATCHDOG
www.ti.com
20.4.4.1.1 WDT_WIDR Register (offset = 0h) [reset = 0h]
WDT_WIDR is shown in Figure 20-99 and described in Table 20-112.
Watchdog Identification Register
Figure 20-99. WDT_WIDR Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
REVISION
R-0h
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit; -n = value after reset
Table 20-112. WDT_WIDR Register Field Descriptions
Bit Field Type Reset Description
31-0 REVISION R 0h
IP Revision
3682
Timers SPRUH73H–October 2011–Revised April 2013
Submit Documentation Feedback
Copyright © 2011–2013, Texas Instruments Incorporated